Наукова електронна бібліотека
періодичних видань НАН України

Optimal solution in producing 32-nm CMOS technology transistor with desired leakage current

Репозиторій DSpace/Manakin

Показати простий запис статті

dc.contributor.author Elgomati, H.A.
dc.contributor.author Ahmad, I.
dc.contributor.author Salehuddin, F.
dc.contributor.author Hamid, F.A.
dc.contributor.author Zaharim, A.
dc.contributor.author Majlis, B.Y.
dc.contributor.author Apte, P.R.
dc.date.accessioned 2017-05-26T13:01:12Z
dc.date.available 2017-05-26T13:01:12Z
dc.date.issued 2011
dc.identifier.citation Optimal solution in producing 32-nm CMOS technology transisto with desired leakage current / H.A.Elgomati, I.Ahmad, F.Salehuddin, F.A.Hamid, A.Zaharim, B.Y.Majlis, P.R.Apte // Semiconductor Physics Quantum Electronics & Optoelectronics. — 2011. — Т. 14, № 2. — С. 145-151 — Бібліогр.: 16 назв. — англ. uk_UA
dc.identifier.issn 1560-8034
dc.identifier.other PACS 73.40.Qv, 85.30.Tv
dc.identifier.uri http://dspace.nbuv.gov.ua/handle/123456789/117716
dc.description.abstract The objective of this paper is to optimize the process parameters of 32-nm CMOS process to get minimum leakage current. Four process parameters were chosen, namely: (i) source-drain implantation, (ii) source-drain compensation implantation, (iii) halo implantation time, and (iv) silicide annealing time. The Taguchi method technique was used to design the experiment. Two noise factors were used that consist of four measurements for each row of experiment in the L9 array, thus leading to a set of experiments consisting of 36 runs. The simulator of ATHENA and ATLAS were used for MOSFET fabrication process and electrical characterization, respectively. The results clearly show that the compensation implantation (46%) has the most dominant impact on the resulting leakage current in NMOS device, whereas source-drain (S/D) implantation was the second ranking factor (35%). The percent effects on signal-to-noise ratio (SNR) of silicide annealing temperature and halo implantation are much lower being 12% and 7%, respectively. For the PMOS device, halo implantation was defined as an adjustment factor because of its minimal effect on SNR and highest on the means (43%). Halo implantation doping as the optimum solution for fabricating the 32-nm NMOS transistor is 2.38×10¹³atom/cm³. As conclusion, this experiment proves that the Taguchi analysis can be effectively used in finding the optimum solution in producing 32-nm CMOS transistor with acceptable leakage current, well within International Technology Roadmap for Semiconductor (ITRS) prediction. uk_UA
dc.language.iso en uk_UA
dc.publisher Інститут фізики напівпровідників імені В.Є. Лашкарьова НАН України uk_UA
dc.relation.ispartof Semiconductor Physics Quantum Electronics & Optoelectronics
dc.title Optimal solution in producing 32-nm CMOS technology transistor with desired leakage current uk_UA
dc.type Article uk_UA
dc.status published earlier uk_UA


Файли у цій статті

Ця стаття з'являється у наступних колекціях

Показати простий запис статті

Пошук


Розширений пошук

Перегляд

Мій обліковий запис